DocumentCode :
3189365
Title :
Test control for secure scan designs
Author :
Hély, David ; Bancel, Frédéric ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution :
Smartcard Div., ST Microelectron., Rousset, France
fYear :
2005
fDate :
22-25 May 2005
Firstpage :
190
Lastpage :
195
Abstract :
Designing secure ICs requires fulfilling many design rules in order to protect access to secret data. However, these security design requirements may be in opposition to test needs and testability improvement techniques that increase both observability and controllability. Nevertheless, secure chip designers cannot neglect the testability of their chip; a high quality production testing is primordial to ensure a good level of security since any faulty devices could induce major security vulnerability. In this paper, we propose to merge security requirements with testability ones in a control-oriented design for security scan technique.
Keywords :
boundary scan testing; design for testability; integrated circuit design; control-oriented design; faulty devices; integrated circuit design; production testing; secret data; secure scan designs; security design requirement; security scan technique; security vulnerability; test control; Controllability; Data security; Design for testability; Information security; Microelectronics; Observability; Performance evaluation; Protection; Robustness; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. European
Print_ISBN :
0-7695-2341-2
Type :
conf
DOI :
10.1109/ETS.2005.36
Filename :
1430029
Link To Document :
بازگشت