DocumentCode :
3189515
Title :
Tri-State based Shifters in FPGA: Comparison and Optimization
Author :
Baig, Muhammad Iram ; Niaz, Farooq ; Mukhtar, Adeel
Author_Institution :
Department of Electrical Engineering, University of Engineering and Technology, Taxila, (PAKISTAN) Email: irambaig@uettaxila.edu.pk
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
247
Lastpage :
250
Abstract :
This paper discusses the technique of implementing shifters on FPGA using tri-state buffers and provides a comparison against the standard technique of implementing shifters using combinational logic. The overview of utilized resources, power and speed is also provided. Further more enhancements which can be made to tri-state buffer based shifters by optimizing the control circuitry and hence making the new technique viable in terms of area, speed and power are also discussed.
Keywords :
FPGA; Shifters; Tri-state buffers; Application specific integrated circuits; Arithmetic; Delay; Design engineering; Digital signal processing; Field programmable gate arrays; Indexing; Logic; Multiplexing; Signal design; FPGA; Shifters; Tri-state buffers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590077
Filename :
1590077
Link To Document :
بازگشت