DocumentCode :
3189669
Title :
Mismatch considerations in an RF-DAC design for a digital polar EDGE transmitter
Author :
Mehta, Jaimin ; Staszewski, R. Bogdan ; Feygin, Gennady ; Eliezer, Oren ; Frechette, Michel ; Balsara, Poras
Author_Institution :
Texas Instrum., Dallas, TX, USA
fYear :
2011
fDate :
Nov. 30 2011-Dec. 2 2011
Firstpage :
169
Lastpage :
172
Abstract :
We present a systematic approach for the design and analysis of a high-resolution RF-DAC. The RF-DAC is implemented in 65 nm CMOS as an integral part of a digital polar EDGE transmitter based on the Digital-RF-Processor (DRP™). It combines the functionality of a traditional baseband DAC and a mixer. This paper addresses the issue of a transistor mismatch, which has become a key design challenge at fine geometry process nodes. A method is presented to analyze the mismatch, quantify it and relate it to the system specifications. The presented techniques are used in a commercial GSM/EDGE SoC radio, in which the transmitter´s wideband noise (WBN) performance significantly exceeds the EDGE specifications with more than 6 dB margin at 20 MHz offset from the carrier frequency.
Keywords :
3G mobile communication; CMOS integrated circuits; cellular radio; radio transmitters; RF DAC design; digital RF processor; digital polar EDGE transmitter; mismatch considerations; mixer; systematic approach; transistor mismatch; wideband noise; Clocks; Frequency modulation; Noise; Radio frequency; Radio transmitters; Systematics; Transistors; Device mismatch; RF-DAC; polar modulator; transmitter; wideband noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio-Frequency Integration Technology (RFIT), 2011 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4577-0517-5
Type :
conf
DOI :
10.1109/RFIT.2011.6141743
Filename :
6141743
Link To Document :
بازگشت