DocumentCode :
3189789
Title :
Software Implementation of MPEG2 Decoder on an ASIP JPEG Processor
Author :
Mohammadzadeh, Naser ; Hessabi, Shaahin ; Goudarzi, Maziar
Author_Institution :
Department of Computer Engineering Sharif University of Technology Azadi Ave., Tehran, Iran PO Box: 11365-9517 Tel: +98-21-66164626, Fax: +98-21-66019246, Email:Mohammadzadeh@mehr.sharif.edu
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
310
Lastpage :
315
Abstract :
In this paper, we present an MPEG-2 video decoder implemented in our ODYSSEY design methodology. We start with an ASIP tailored to the JPEG decompression algorithm. We extend that ASIP by required software routines such that the extended ASIP can now perform MPEG2 decoding while still benefiting from hardware units common between JPEG and MPEG2. This demonstrates the ability of our approach in extending an already manufactured ASIP, which was tailored to a given application, such that it implements new, yet related applications. The implementation platform is a VirtexII-Pro FPGA. The hardware part is implemented in VHDL, and the software runs on a PowerPC processor. Experimental results show that our ASIP structure is comparable to other hardware-software implementations while our approach enables quick and easy extension of an ASIP using our EDA tool-set.
Keywords :
ASIP; IDCT; MPEG2; ODYSSEY; Application software; Application specific processors; Decoding; Design methodology; Digital video broadcasting; Field programmable gate arrays; Hardware; Object oriented modeling; Transform coding; Video compression; ASIP; IDCT; MPEG2; ODYSSEY;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590091
Filename :
1590091
Link To Document :
بازگشت