DocumentCode :
3190005
Title :
Design and Simulated Annealing Optimization of a Static Comparator for Low-Power High-Speed CMOS VLSI
Author :
Kheradmand-Boroujeni, Bahman ; Shojaee, Kambiz ; Afzali-Kusha, Ali
Author_Institution :
Low-Power High-Performance NanoSystems Laboratory Electrical and Computer Engineering Department, Faculty of Engineering, University of Tehran, Tehran, Iran, b.kheradmand@ece.ut.ac.ir
fYear :
2005
fDate :
13-15 Dec. 2005
Firstpage :
355
Lastpage :
359
Abstract :
In this work, we present a new architecture for designing static low-power high-speed comparators based on tristate buffers. The delay of this structure is a logarithmic function of the fan-in. With a minor modification, the circuit can be optimized for high speed or low power operation. The performance of the circuit has also been optimized using simulated annealing method. To assess the efficiency of the comparators, they have been simulated in a 100nm CMOS technology. The results for VDD = 1V show a maximum delay of 302ps (570ps) and a power consumption of 614μw (150μw) for a 64 bit high-speed (low-power) comparator at 2GHz. Compared to a conventional tree comparator, the high-speed (low-power) circuits show a 9 (10) times better energy delay product (EDP).
Keywords :
CMOS technology; Circuit simulation; Computational modeling; Delay; Design engineering; Design methodology; Design optimization; Energy consumption; Simulated annealing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2005. ICM 2005. The 17th International Conference on
Print_ISBN :
0-7803-9262-0
Type :
conf
DOI :
10.1109/ICM.2005.1590100
Filename :
1590100
Link To Document :
بازگشت