DocumentCode :
3190157
Title :
Time-interleaved single-slope ADC using counter-based time-to-digital converter
Author :
Choi, Hyoung-Taek ; Kim, Young-Hwa ; Kim, KwangSeok ; Kim, Jaewook ; Cho, SeongHwan
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol. (KAIST), Daejeon, South Korea
fYear :
2011
fDate :
Nov. 30 2011-Dec. 2 2011
Firstpage :
185
Lastpage :
188
Abstract :
In this paper, a time-domain analog-to-digital converter (ADC) using time-to-digital converter (TDC) is presented. The use of TDC in ADCs is a promising technique for future scaled CMOS processes, as it relies on time-resolution rather than voltage resolution. In the proposed ADC, a single-slope capacitor-discharge method is employed to convert input voltage into time, which relaxes the time-domain linearity requirement of comparator. In addition, time-interleaving is employed to increase the time resolution. Lastly, a shared counter-based TDC is used for compact and simple time quantization. Simulation results in 0.25μm CMOS shows the feasibility of the proposed architecture.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; ADC; CMOS process; TDC; counter-based time-to-digital converter; single-slope capacitor-discharge method; size 0.25 mum; time-domain linearity requirement; time-interleaved single-slope ADC; Analog-digital conversion; CMOS integrated circuits; Clocks; Latches; Radiation detectors; Timing; Voltage-controlled oscillators; Counter-based TDC; Single-slope ADC; Time-interleaved ADC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio-Frequency Integration Technology (RFIT), 2011 IEEE International Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4577-0517-5
Type :
conf
DOI :
10.1109/RFIT.2011.6141768
Filename :
6141768
Link To Document :
بازگشت