Title :
A fast-lock mixed-mode DLL using a 2-b SAR algorithm
Author :
Dehng, Guang-Kaai ; Lin, Jyh-Woei ; Liu, Shen-Iuan
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
In this paper, a fast-lock mixed-mode DLL (MMDLL) is presented. The digital part of the MMDLL utilizes a 2-b SAR algorithm to achieve short lock time compared to the conventional RDLL, CDLL and SARDLL, while the analog part helps to reduce the static phase error and improve the output clock jitter. The measured output clock rms, peak-to-peak jitter and static phase error are 6.6 ps, 47 ps and 12.4 ps, respectively at 100 MHz and the power consumption is 15.8 mW in the locked state at 2.7 V supply voltage. The maximum lock time is 13.5 clock cycles when the static phase error is within 1 LSB (156 ps)
Keywords :
CMOS integrated circuits; delay lock loops; high-speed integrated circuits; mixed analogue-digital integrated circuits; 100 MHz; 15.8 mW; 2.7 V; CMOS process; SAR algorithm; fast-lock mixed-mode DLL; output clock jitter improvement; short lock time; CMOS process; Clocks; Delay lines; Digital control; Digital systems; Jitter; Power measurement; Student members; System-on-a-chip; Voltage;
Conference_Titel :
Custom Integrated Circuits, 2001, IEEE Conference on.
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-6591-7
DOI :
10.1109/CICC.2001.929827