DocumentCode :
3190985
Title :
Dynamic and partial reconfiguration of Zynq 7000 under Linux
Author :
Al Kadi, Muhammed ; Rudolph, Patrick ; Gohringer, Diana ; Hubner, Michael
Author_Institution :
Ruhr-Univ. Bochum, Bochum, Germany
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
5
Abstract :
Dynamic and partial reconfiguration is a well-known technique to update the configuration of a field programmable gate array (FPGA) at runtime. Xilinx FPGAs support this feature which enables extensive research in this domain. However, until today the usage and exploitation of partial reconfiguration has a hurdle. The complex development process, as well as the required control at runtime keeps this technique away from many applications where it would be beneficial and lead to a reduction of costs and power consumption since a smaller FPGA can host more hardware modules due to a temporal partition and configuration in a time sequence. This paper shows an approach using the novel Zynq FPGA architecture from Xilinx. The partial reconfiguration is usable with a Linux realized on the dual core ARM 9 processor. A reconfigurable area provides space for accelerators which can be loaded and updated at runtime.
Keywords :
Linux; field programmable gate arrays; power aware computing; reconfigurable architectures; Linux; Xilinx FPGA; Zynq 7000; Zynq FPGA architecture; dual core ARM 9 processor; dynamic reconfiguration; field programmable gate array; hardware modules; partial reconfiguration; power consumption; temporal configuration; temporal partition; time sequence; Clocks; Field programmable gate arrays; Hardware; Linux; Runtime; Software; Vehicle dynamics; FPGA; Linux; ZedBoard; Zynq 7000; dynamic and partial reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732279
Filename :
6732279
Link To Document :
بازگشت