DocumentCode :
3191110
Title :
Tutorial 1: The Promise of High-k/Metal Gates-From Electronic Transport Phenomena to Emerging Device/Circuit Applications
Author :
Maitra, K.
Author_Institution :
AMD, Sunnyvale
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
3
Lastpage :
3
Abstract :
Summary form only given. Recent advancements of gate stack engineering have enabled the introduction of high-k/metal gates into mainstream CMOS device applications for 45 nm and beyond technology space. In this talk, we take a critical look back into the key steps which made this possible with primary focus on transport phenomena in transistors in presence of high-k/metal gates. Against this backdrop, the interaction of high-k/metal gates with end of roadmap devices would be thoroughly explored. High-k/metal gates have interesting ramifications in the circuit space-from NBTI (negative bias temperature instability) to high-field mobility, the high-k gate induced physical phenomena and their impact on device and circuit performance and reliability would be discussed. To conclude, this talk would also conjecture on the continued scalability of high-k gate stacks for futuristic CMOS device architectures.
Keywords :
CMOS integrated circuits; MOSFET; carrier mobility; high-k dielectric thin films; integrated circuit reliability; semiconductor device reliability; thermal stability; circuit performance; circuit reliability; electronic transport phenomena; gate stack engineering; high-field mobility; high-k-metal gate CMOS device applications; negative bias temperature instability; physical phenomena; size 45 nm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479684
Filename :
4479684
Link To Document :
بازگشت