DocumentCode :
3191191
Title :
Tutorial 4: Robust System Design in Scaled CMOS
Author :
Mitra, Subhasish
Author_Institution :
Stanford Univ., Stanford
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
6
Lastpage :
6
Abstract :
Summary form only given. The aim of this paper is to develop enabling technologies and tools spanning multiple abstraction levels to design globally optimized robust systems without incurring the high cost of traditional redundancy. An architecture-aware circuit design technique corrects radiation-induced soft errors in latches, flip-flops, and combinational logic at extremely low-cost compared to redundancy techniques. A new design technique, distinct from error detection, predicts failures before they actually create errors in system data and states. Circuit failure prediction is ideal for reliability mechanisms such as transistor aging and early-life failures, and can enable close to best-case design by minimizing traditional worst-case speed guardbands.
Keywords :
CMOS integrated circuits; combinational circuits; failure analysis; flip-flops; integrated circuit design; integrated circuit reliability; radiation effects; architecture-aware circuit design technique; combinational logic; early-life failures; error detection; failure prediction; flip-flops; latches; radiation-induced soft errors; reliability mechanisms; scaled CMOS; transistor aging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479687
Filename :
4479687
Link To Document :
بازگشت