Title :
Design and implementaion of a 2D-DCT architecture using coefficient distributed arithmetic [implementaion read implementation]
Author :
Ghosh, Soumik ; Venigalla, Soujanya ; Bayoumi, Magdy
Author_Institution :
Center for Adv. Comput. Studies, Louisiana Univ., Lafayette, LA, USA
Abstract :
The paper describes the design and implementation of an 8 ×8 2D DCT chip for use in low-power applications. The design exploits a coefficient distributed arithmetic (CoDA) scheme as opposed to the prevalent data distributed arithmetic (DDA) schemes to achieve low power consumption. The architecture uses no ROMs and uses minimum number of additions by exploiting the redundancy in the adder arrays. The described architecture for the CoDA scheme is implemented on FPGA and has been fabricated on silicon. The fabricated chip computes 8 ×8 2D DCT @ 50 MHz consuming around 137mW of power.
Keywords :
adders; application specific integrated circuits; discrete cosine transforms; distributed arithmetic; field programmable gate arrays; low-power electronics; network synthesis; 137 mW; 2D DCT chip; 2D-DCT architecture; 50 MHz; CoDA; DDA; FPGA; Si; adder arrays; coefficient distributed arithmetic; data distributed arithmetic; low power consumption; low-power application; Computer architecture; Digital arithmetic; Discrete cosine transforms; Distributed computing; Energy consumption; Hardware; Home appliances; Pervasive computing; Read only memory; Very large scale integration;
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
DOI :
10.1109/ISVLSI.2005.25