DocumentCode :
3191457
Title :
Interactive Test-Bench Synthesis for Assertion-Based Verification
Author :
Banerjee, Adrish ; Chakravorty, Sandeep ; Pal, Bhaskar ; Dasgupta, Pallab
Author_Institution :
Department of Computer Science and Engineering, Indian Institute of Technology, Kharagpur, India - 721302, E-mail: ansuman@cse.iitkgp.ernet.in
fYear :
2005
fDate :
11-13 Dec. 2005
Firstpage :
317
Lastpage :
321
Abstract :
In recent years, Assertion-Based Verification (ABV) is being widely accepted as a key technology in the pre-silicon validation of chips. Developing test sequences that trigger non-vacuous interpretations of the assertions is a complex problem, and is considered to be one of the major challenges in ABV. In this paper we present a language called Open-LTL for specifying temporal specifications and input constraints in a unified way and a formal methodology for generating interactive test-benches from these specifications that drive protocol compliant inputs to the Design-Under-Test (DUT).
Keywords :
Automatic testing; Electronic design automation and methodology; Formal languages; Hardware design languages; Logic; Monitoring; Protocols; Specification languages; Sugar industry; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INDICON, 2005 Annual IEEE
Print_ISBN :
0-7803-9503-4
Type :
conf
DOI :
10.1109/INDCON.2005.1590181
Filename :
1590181
Link To Document :
بازگشت