DocumentCode :
3191501
Title :
An efficient VLSI architecture for template matching based on moment preserving pattern matching
Author :
Ranganathan, N. ; Venugopal, Satish
Author_Institution :
Center for Microelectron. Res., Univ. of South Florida, Tampa, FL, USA
fYear :
1994
fDate :
9-13 Oct 1994
Firstpage :
388
Abstract :
In this paper, we describe the design of an efficient VLSI architecture for image template matching. The hardware algorithm and architecture for template matching are based on a technique known as moment preserving pattern matching, which is proposed by Chon-Chen (1990). The architecture fully utilizes the principles of parallelism and pipelining in order to obtain high speed and throughput. The proposed VLSI system is much simpler, achieves higher speed, has a lower hardware complexity and utilizes lesser memory than other hardware architectures proposed for template matching in the literature
Keywords :
computer vision; VLSI architecture; image template matching; moment preserving pattern matching; parallel processing; pipelining processing; template matching; Computer architecture; Computer science; Design engineering; Hardware; Microelectronics; Pattern matching; Performance evaluation; Position measurement; Quantization; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Pattern Recognition, 1994. Vol. 3 - Conference C: Signal Processing, Proceedings of the 12th IAPR International Conference on
Conference_Location :
Jerusalem
Print_ISBN :
0-8186-6275-1
Type :
conf
DOI :
10.1109/ICPR.1994.577211
Filename :
577211
Link To Document :
بازگشت