DocumentCode :
3191767
Title :
RAMS: a VHDL-AMS code refactoring tool supporting high level analog synthesis
Author :
Zeng, Kaiping ; Huss, Sorin A.
Author_Institution :
Dept. of Comput. Sci., Darmstadt Univ. of Technol., Germany
fYear :
2005
fDate :
11-12 May 2005
Firstpage :
266
Lastpage :
267
Abstract :
In this paper, a code refactoring methodology for the high-level analog synthesis is presented. It restructures, refines, and simplifies an analog behavioral model written in VHDL-AMS. Through code refactoring one improves the comprehensibility, expandability and reusability of the behavioral model and brings the model to a necessary preliminary stage for the actual circuit synthesis. This approach supports the top-down hierarchical design flow for analog and mixed-signal application.
Keywords :
analogue circuits; integrated circuit modelling; mixed analogue-digital integrated circuits; network synthesis; RAMS; VHDL-AMS code; analog signal; code refactoring methodology; high-level analog synthesis; mixed signal; Adders; Analog circuits; Analog integrated circuits; Analog-digital conversion; Design automation; Integrated circuit synthesis; Mathematical model; Read-write memory; Very large scale integration; XML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
Type :
conf
DOI :
10.1109/ISVLSI.2005.60
Filename :
1430148
Link To Document :
بازگشت