Title :
The use of pre-evaluation phase in dynamic CMOS logic
Author :
Rao, A. ; Haniotakis, Th ; Tsiatouhas, Y. ; Djemil, H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Southern Illinois Univ., Carbondale, IL, USA
Abstract :
Dynamic logic families have been shown to offer performance advantages over traditional CMOS logic. Their operation is based on the use of a clock signal that provides two operation phases: the precharge phase and evaluation phase. The precharge phase is setting the circuit at a predefined initial state while the actual logic response is determined during the evaluation phase. In this paper we examine potential advantages when an additional phase, called pre-evaluation, is introduced. During this phase a restricted voltage swing occurs depending on the desired outcome. This voltage swing is amplified during the final evaluation in order to produce the final logic response. By restricting the required voltage swing at internal logic nodes (especially in case of those presenting high capacitance) we are able to achieve higher performance coupled with reduced power consumption.
Keywords :
CMOS logic circuits; low-power electronics; timing circuits; actual logic response; clock signal; dynamic CMOS logic; evaluation phase; logic nodes; precharge phase; predefined initial state; restricted voltage swing; CMOS logic circuits; Capacitance; Clocks; Computer science; Coupling circuits; Energy consumption; Logic circuits; Logic design; Very large scale integration; Voltage; Domino; Low Power; Pre-Evaluation;
Conference_Titel :
VLSI, 2005. Proceedings. IEEE Computer Society Annual Symposium on
Print_ISBN :
0-7695-2365-X
DOI :
10.1109/ISVLSI.2005.72