DocumentCode :
3191928
Title :
Design of Low Power Double Edge Triggered D FF
Author :
Mohideen, S. Kaja ; Perinbam, J. RajaPaul
fYear :
2005
fDate :
11-13 Dec. 2005
Firstpage :
450
Lastpage :
452
Abstract :
This paper compares two previously published Double Edge Triggered D FlipFlops (DETDFF) with the proposed design for their performance and power consumption. For each DETDFF the optimal delay and power consumption are determined as the primary figure of merit. The DETDFF circuits designed by Gago and Wai Chung along with the proposed circuit were simulated using TSPICE for 0.13m technology CMOS process. The proposed design is shown to have the least delay and lowest power consumption with respect to other double edge triggered flip-flops.
Keywords :
VLSI; digital CMOS; double edge triggered flip flop; low delay; low power; CMOS process; CMOS technology; Circuit simulation; Clocks; Delay; Energy consumption; Flip-flops; Frequency; Inverters; Very large scale integration; VLSI; digital CMOS; double edge triggered flip flop; low delay; low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INDICON, 2005 Annual IEEE
Print_ISBN :
0-7803-9503-4
Type :
conf
DOI :
10.1109/INDCON.2005.1590210
Filename :
1590210
Link To Document :
بازگشت