Title :
Fast Timing Update under the Effect of IR Drop
Author_Institution :
Synopsys Inc., Mountain View
Abstract :
As the IC feature size advances to nanometer, IR drop and power network noise produce significant effects on delay and signal integrity. Traditional timing analysis and closure should not be regarded as complete without taking into consideration voltage fluctuation on the PG network. Moreover, the interaction between the timing and IR drop makes this issue more complicated. At the gate level, timing and PG rail analysis need to perform several iterative loops until they come to converge. Whenever the supply voltage changes, the conventional approach of moment-based timing calculation needs to fully re-compute from scratch. However, the variation of the power supply does not affect signal nets and mainly changes the gate driving ability. Based on this observation, we propose a new method to efficiently calculate timing. This method can update timing from arithmetic operations based on results in the previous iteration rather than the time-consuming tree traversal.
Keywords :
integrated circuit noise; integrated circuit technology; timing circuits; IR drop effect; PG network; PG rail analysis; arithmetic operations; gate driving ability; integrated circuit feature size; power network noise; timing analysis; voltage fluctuation; Arithmetic; Degradation; Delay effects; Integrated circuit noise; Performance analysis; Power supplies; Rails; Signal design; Timing; Voltage fluctuations;
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
DOI :
10.1109/ISQED.2008.4479744