Title :
Ultra low voltage and high speed CMOS flip-flop using floating-gates
Author_Institution :
Dept. of Inf., Univ. of Oslo, Oslo, Norway
Abstract :
In this paper we present a novel ultra-low-voltage (ULV) CMOS flip-flop (FF) exploiting ULV semi-floating CMOS logic. The ULV gates applied offer increased speed compared to other CMOS logic styles for low supply voltages. ULV logic gates can be operated at a clock frequency more than 10 times than the maximum clock frequency of a similar complementary CMOS gate operating at the same supply voltage. The ULV FF may operate at supply voltages down to 150mV. The simulated data presented is obtained using the Spectre simulator provided by Cadence and valid for a 90nm CMOS process.
Keywords :
CMOS logic circuits; flip-flops; Cadence; Spectre simulator; ULV semifloating CMOS logic; floating-gates; high speed CMOS flip-flop; size 90 nm; ultra-low-voltage CMOS flip-flop; voltage 150 mV; CMOS integrated circuits; Clocks; Delay; Inverters; Logic gates; Low voltage; Transistors;
Conference_Titel :
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP
Conference_Location :
Madrid
Print_ISBN :
978-1-4244-6469-2
DOI :
10.1109/VLSISOC.2010.5642613