DocumentCode :
3192574
Title :
Power-aware FPGA routing fabrics and design tools
Author :
Nishida, Shoichi ; Eto, Jyunya ; Amagasaki, Motoki ; Iida, Masahiro ; Kuga, Morihiro ; Sueyoshi, Toshinori
Author_Institution :
Grad. Sch. of Sci. & Technol., Kumamoto Univ., Kumamoto, Japan
fYear :
2010
fDate :
27-29 Sept. 2010
Firstpage :
67
Lastpage :
72
Abstract :
The performance of field-programmable gate arrays (FPGAs) has been significantly improved due to a new process technology. However, several problems have arisen in the new generation FPGAs. Specifically, the issue of power consumption is a serious issue, because FPGAs have many routing resources. We report on the improvement of both the FPGA routing structure and electronic design automation (EDA) tools in order to solve this issue. In order to reduce the power consumption, high activity nets are assigned to low load lines, which is the routing structure used for small-world networks in FPGAs. In addition, the clustering and routing algorithms of the EDA tools are improved to complement the routing structure. This report demonstrates that the power can be reduced. Based on evaluation results, a maximum power consumption improvement of 48.4% was obtained, and the average improvement was 22.9% when using the proposed routing structure and EDA tools.
Keywords :
electronic design automation; field programmable gate arrays; network routing; clustering algorithms; electronic design automation tools; field-programmable gate arrays; power consumption; power-aware FPGA routing fabrics; Capacitance; Clustering algorithms; Delay; Field programmable gate arrays; Power demand; Routing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI System on Chip Conference (VLSI-SoC), 2010 18th IEEE/IFIP
Conference_Location :
Madrid
Print_ISBN :
978-1-4244-6469-2
Type :
conf
DOI :
10.1109/VLSISOC.2010.5642621
Filename :
5642621
Link To Document :
بازگشت