Title :
Fundamental limitations in the design of front end and back end plasma etch processes
Author :
Joubert, O. ; Vallier, L. ; Foucher, J. ; Fuard, D. ; Cunge, G. ; Assous, M.
Author_Institution :
Lab. des Technol. de la Microelectron., CNRS, Grenoble, France
Abstract :
In less than ten years, we will be approaching the limits of CMOS technology with typical gate transistor lengths of less than 30 nm. The definition of the transistor gate region remains one of the most critical steps of the front end part of the device fabrication process. In principle, anisotropic etching of the gate material is required to maintain the critical dimension of the gate as defined by the lithography. At present, the acceleration of the roadmap imposes definition of gate transistors with dimensions even smaller than the lithography resolution. One possible way to obtain smaller gate length is based on a new approach where the bottom of the gate is smaller in dimension than the top (“notched gate”). In the first part of this paper, we discuss the mechanisms involved in the “notched” gate approach. In the second part of the paper, we discuss the introduction of low-k dielectric materials in the back end part of a CMOS process. In particular, the etching mechanisms of a polymer-based material (SiLKTM), considered one of the most promising intermetal dielectric materials, are discussed in detail
Keywords :
CMOS integrated circuits; MOSFET; dielectric thin films; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; lithography; plasma materials processing; polymer films; sputter etching; CMOS process; CMOS technology; SiLK polymer-based material; anisotropic etching; back end plasma etch process design; critical dimension; device fabrication process; etching mechanisms; front end plasma etch process design; gate length; gate material; gate transistor dimensions; gate transistor length; intermetal dielectric materials; lithography; lithography resolution; low-k dielectric materials; notched gate; transistor gate region definition; Anisotropic magnetoresistance; Chemical analysis; Dielectric materials; Etching; Lithography; Plasma applications; Plasma materials processing; Plasma sources; Resists; Silicon;
Conference_Titel :
Plasma- and Process-Induced Damage, 2001 6th International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-9651577-5-X
DOI :
10.1109/PPID.2001.929965