Title :
Verification of IP-Core Based SoC´s
Author_Institution :
Conexant Syst., Newport Beach
Abstract :
With rapid strides in Semiconductor processing technologies, the density of transistors on the die is increasing in line with Moore´s law which in turn is increasing the complexity of the whole SoC design. With manufacturing yield and time-to-market schedules crucial for a SoC, it is important to select verification and analysis solutions that offer best possible performance, while minimizing iteration time and data volume. With the advent of cutting edge technology applications like set top boxes, HDTV, an increasingly evident need has been that of incorporating the SoC the whole system - on a single silicon i.e., Silicon On Chip (SoC) using standard IP- Cores. In an IP-Core based SoC design, a streamlined verification and analysis flow can contribute significantly to the success of a product. A strategy is devised for a more streamlined approach in IP-core based SoC verification which helps in smooth transition from design to chip tape-out stage.
Keywords :
high definition television; integrated circuit design; semiconductor technology; system-on-chip; HDTV; IP-core; Moore law; SoC verification; chip tape-out stage; cutting edge technology; manufacturing yield; semiconductor processing technology; streamlined verification; Hardware; Layout; Moore´s Law; Routing; Semiconductor device manufacture; Shape control; Silicon; Software testing; System testing; System-on-a-chip; Moore´s Law; SoC; Verification;
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
DOI :
10.1109/ISQED.2008.4479771