Title :
Role of source/drain junction on plasma induced gate charging damage in N MOSFET
Author :
Lin, Wallace ; Sery, George
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
The effect of source and drain junctions on plasma induced gate charging damage in NMOSFETs is explored. NMOSFETs with a grounded source, a common configuration in CMOS circuits, can experience significant gate oxide damage during a plasma event. Increasing source and drain diffusion size can enhance charging damage in the gate oxide. This damage can be eliminated or minimized by attaching an efficient protecting device such as a gated diode at the transistor gate. This protection device occurs quite naturally in CMOS circuits such as inverters. All the charging effects described can be explained by a model taking into account the reverse-biased source- and drain-to-substrate junction under plasma illumination, and the silicon potential near the source and along the gate channel. Simulation based on this model suggests that plasma illumination, in addition to thermal carrier generation, plays a significant role in damage formation in gate oxide during the plasma process event
Keywords :
CMOS integrated circuits; MOSFET; dielectric thin films; diffusion; plasma materials processing; semiconductor device models; semiconductor device testing; semiconductor diodes; surface charging; surface treatment; CMOS circuits; NMOSFETs; SiO2-Si; charging damage; charging effects; gate channel; gate oxide; gate oxide damage; gate oxide damage formation; gated diode; grounded source NMOSFETs; inverters; model; plasma damage elimination; plasma damage minimization; plasma event; plasma illumination; plasma induced gate charging damage; plasma process event; protecting device; protection device; reverse-biased drain-to-substrate junction; reverse-biased source-to-substrate junction; silicon potential; simulation; source/drain diffusion size; source/drain junction; thermal carrier generation; Circuits; Diodes; Joining processes; Lighting; MOSFETs; Plasma devices; Plasma simulation; Plasma sources; Protection; Semiconductor device modeling;
Conference_Titel :
Plasma- and Process-Induced Damage, 2001 6th International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-9651577-5-X
DOI :
10.1109/PPID.2001.929991