DocumentCode :
3193244
Title :
Sampling Error Estimation in High-Speed Sampling Systems Introduced by the Presence of Phase Noise in the Sampling Clock
Author :
Marougi, Salam D.
Author_Institution :
Agilent Technol., Santa Rosa
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
557
Lastpage :
563
Abstract :
The presence of phase noise in the sampling clock of fast analog-to-digital converters introduces time jitter into the sampling instants of the analog-to-digital converter. In this paper, an analysis has been performed to quantify the impact of phase perturbation in the sampling clock on the signal-to-noise ratio of the digitized waveform. Close form formulae have been obtained for the signal-to-jitter noise (S/Njit) ratio when the phase perturbation is random as well as when it is dominated by a periodic and deterministic component. The result obtained is then used to predict the jitter noise generated by a sampling clock with typical phase noise performance. The results obtained will help identify the impact of the various sampling and phase noise parameters on the resulting S/Njit ratio.
Keywords :
analogue-digital conversion; circuit noise; clocks; phase noise; sampling methods; analog-to-digital converters; high-speed sampling systems; phase noise; phase perturbation; sampling clock; sampling error estimation; signal-to-jitter noise ratio; signal-to-noise ratio; time jitter; Analog-digital conversion; Clocks; Error analysis; Jitter; Noise generators; Performance analysis; Phase noise; Sampling methods; Signal analysis; Signal to noise ratio; A-D convrsion.; Sampling error; jitter; phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479796
Filename :
4479796
Link To Document :
بازگشت