DocumentCode :
3193324
Title :
Plenary Speech 2P2: Statistical Techniques to Achieve Robustness and Quality
Author :
Visweswariah, Chandu
Author_Institution :
IBM Thomas J.Watson Res. Center, Yorktown Heights
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
586
Lastpage :
586
Abstract :
Summary form only given. Variability due to manufacturing, environmental and aging uncertainties constitutes one of the major challenges in continuing CMOS scaling. Worst-case design is simply not feasible any more.This presentation will describe how statistical timing techniques can be used to reduce pessimism, achieve full-chip and full-process coverage, and enable robust design practices. A practical ASIC methodology based on statistical timing will be described. Robust optimization techniques will be discussed. Variability makes post-manufacturing testing a daunting task. Process coverage is a new metric that must be considered. Statistical techniques to improve quality in the context of at-speed test will be presented. Key research initiatives required to achieve elements of a statistical design flow will be described.
Keywords :
CMOS integrated circuits; application specific integrated circuits; circuit optimisation; integrated circuit design; integrated circuit manufacture; integrated circuit reliability; integrated circuit testing; quality management; statistical analysis; ASIC methodology; CMOS scaling; post-manufacturing testing; process coverage metrics; robust optimization techniques; statistical design flow; statistical timing techniques; Aging; Application specific integrated circuits; Manufacturing; Research initiatives; Robustness; Speech; Technological innovation; Testing; Timing; Uncertainty;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479801
Filename :
4479801
Link To Document :
بازگشت