DocumentCode :
3193398
Title :
Fast Evaluation Method for Transient Hot Spots in VLSI ICs in Packages
Author :
Park, Je-Hyoung ; Shakouri, Ali ; Kang, Sung-Mo
Author_Institution :
UC, Santa Cruz
fYear :
2008
fDate :
17-19 March 2008
Firstpage :
600
Lastpage :
603
Abstract :
Recently VLSI IC design is concerned with the large temperature non-uniformity in high power chips. Thus far, thermal simulations have been limited to steady-state worst case conditions, which have caused the use of conservative margins in thermal designs. Transient temperature characteristics were not simulated in prior art chip-level simulations due to the high computational expense. To drastically reduce the time for the chip-level thermal simulations, we have developed a matrix convolution technique, called the Power Blurring (PB) method. Our method renders the temperature profile of a packaged IC with maximum error less than 3% for several case studies done and reduces the computation time by a factor of 100, compared to the simulations done by the industry standard finite element tools.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; integrated circuit packaging; IC design; VLSI IC; fast evaluation method; matrix convolution technique; power blurring method; transient hot spots; CMOS technology; Computational modeling; Electronic packaging thermal management; Heat sinks; Integrated circuit packaging; Lead; Microprocessors; Steady-state; Temperature; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2008. ISQED 2008. 9th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-0-7695-3117-5
Type :
conf
DOI :
10.1109/ISQED.2008.4479805
Filename :
4479805
Link To Document :
بازگشت