DocumentCode :
319370
Title :
Modeling VHDL specifications as consistent EFSMs
Author :
Uyar, M. Ümit ; Duale, Ali Y.
Author_Institution :
Dept. of Electr. Eng., City Coll. of New York, NY, USA
Volume :
2
fYear :
1997
fDate :
2-5 Nov 1997
Firstpage :
740
Abstract :
The dramatic increase in the complexity of digital systems has led to the use of formal description languages such as VHDL. This paper presents the preliminary results on properties of VHDL specifications that allow for automatic test generation without the exponential growth. In general, VHDL specifications can be modeled as extended finite machines (EFSMs). A class of EFSMs, called consistent EFSMs, allows for the finite state machines (FSM) based test generation techniques to be directly applied to VHDL specifications. An algorithm to identify the consistent EFMSs is introduced
Keywords :
automatic testing; conformance testing; finite state machines; hardware description languages; protocols; telecommunication computing; VHDL specifications modeling; automatic test generation; communication protocols testing; conformance testing; consistent EFSM; digital systems; extended finite machines; formal description languages; test generation techniques; Automata; Automatic testing; Cities and towns; Collaborative work; Controllability; Detection algorithms; Educational institutions; Explosions; Protocols; System recovery;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
MILCOM 97 Proceedings
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4249-6
Type :
conf
DOI :
10.1109/MILCOM.1997.646717
Filename :
646717
Link To Document :
بازگشت