DocumentCode :
3194036
Title :
Comparison of the Motorola DSP56000 and the Texas Instruments TMS320C25 digital signal processors for implementing a four error correcting (127,99) BCH error control code decoder
Author :
Weeks, W.B. ; Bhargava, V.K. ; Gulliver, T.A.
Author_Institution :
Victoria Univ., BC, Canada
fYear :
1989
fDate :
1-2 June 1989
Firstpage :
345
Lastpage :
349
Abstract :
The Motorola DSP56000 and the Texas Instruments TMS320C25 digital signal processors are compared on the basis of their use in implementing a four error correcting (127,99) BCH code decoder. The code is being used as a basis for comparing various decoder implementations. Algorithms for efficient microprocessor implementations of a decoder are presented. The ability to implement time-critical steps in these algorithms is the basis for comparing the DSP56000 and the TMS320C25. The DSP56000´s comparatively general-purpose architecture and certain unique features provide a higher bit rate decoder than can be implemented on the TMS320C25. Assembly language programs have been written and tested for performance and timing using IBM PC-based simulators of the processors. A complete decoder has been implemented on the DSP56000, achieving an average bit rate in excess of 1 million b/s.<>
Keywords :
decoding; digital signal processing chips; error correction codes; 1 Mbit/s; IBM PC-based simulators; Motorola DSP56000; Texas Instruments TMS320C25; assembly language programs; digital signal processors; four error correcting (127,99) BCH code decoder; microprocessor implementations; Assembly; Bit rate; Decoding; Digital signal processors; Error correction codes; Instruments; Microprocessors; Signal processing algorithms; Testing; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 1989. Conference Proceeding., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC, Canada
Type :
conf
DOI :
10.1109/PACRIM.1989.48373
Filename :
48373
Link To Document :
بازگشت