DocumentCode :
3194548
Title :
An Efficient DMA Controller for Multimedia Application in MPU Based SOC
Author :
Yu, Chia-Hao ; Liu, Chung-Kai ; Kang, Chih-Heng ; Wang, Tsun-Hsien ; Shen, Chih-Chien ; Tseng, Shau-Yin
Author_Institution :
Ind. Technol. Res. Inst., Hsinchu
fYear :
2007
fDate :
2-5 July 2007
Firstpage :
80
Lastpage :
83
Abstract :
In this paper, we propose a multimedia direct memory access controller (M-DMAC) architecture for multimedia application. By observing the characteristics of the reference blocks for inter-prediction operation, several improvements are made in the M-DMAC. To reduce the address calculation time, the M-DMAC provides 2D coordination setting interface and helps transform the X-Y coordination information configured by user into physical data address. Furthermore, single M-DMAC channel configuration could transfer up to four reference blocks at a time. Besides, the M-DMAC allows non-specific address alignment data to be transferred in word size, which highly increases the bus bandwidth utilization. Experimental results show that our proposed M-DMAC performs around 2~4 times faster than traditional DMAC which supports 2D transfer.
Keywords :
microprocessor chips; multimedia systems; system-on-chip; 2D coordination setting interface; DMA controller; MPU; SoC; coordination information transformation; interprediction operation; multimedia application; multimedia direct memory access controller; Bandwidth; Control systems; Degradation; Image coding; Image quality; Industrial control; Multimedia computing; Parallel processing; Scattering; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo, 2007 IEEE International Conference on
Conference_Location :
Beijing
Print_ISBN :
1-4244-1016-9
Electronic_ISBN :
1-4244-1017-7
Type :
conf
DOI :
10.1109/ICME.2007.4284591
Filename :
4284591
Link To Document :
بازگشت