DocumentCode :
319486
Title :
Implementation of the corrector of I&Q errors in coherent processor with DSP
Author :
Zhang, Xinggan ; Zhu, Zhaoda
Author_Institution :
Dept. of Electron. Eng., Nanjing Univ. of Aeronaut. & Astronaut., China
Volume :
1
fYear :
1997
fDate :
9-12 Sep 1997
Firstpage :
130
Abstract :
Modern radars are mostly dependent upon coherent digital signal processing. This paper describes the implementation of a corrector of in-phase and quadrature errors in a coherent processor. The correcting network consists of a combination logic circuit and it can correct the gain and phase imbalances and the bias errors of the in-phase and quadrature channels in coherent signal processing. The correcting coefficients are computed with DSP using a test signal. The image level without correction is about -30 dB if the errors of gain and phase in the coherent processor are 0.5 dB and 1 degree respectively. The experimental results show that the image level is reduced to -50 dB from -30 dB after correcting the errors
Keywords :
combinational circuits; digital signal processing chips; error correction; radar imaging; DSP; I&Q errors; bias errors; coherent processor; coherent signal processing; combination logic circuit; correcting network; corrector; gain imbalances; image level; in-phase errors; phase imbalances; quadrature errors; radar signal processing; Detectors; Digital signal processing; Error correction; Frequency; Intelligent networks; Phase detection; Radar imaging; Signal processing; Signal to noise ratio; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information, Communications and Signal Processing, 1997. ICICS., Proceedings of 1997 International Conference on
Print_ISBN :
0-7803-3676-3
Type :
conf
DOI :
10.1109/ICICS.1997.647072
Filename :
647072
Link To Document :
بازگشت