DocumentCode :
3195069
Title :
High-performance architectures for elementary function generation
Author :
Cao, Jun ; Wei, Belle W Y ; Cheng, Jie
Author_Institution :
Dept. of Electr. Eng., San Jose State Univ., CA, USA
fYear :
2001
fDate :
2001
Firstpage :
136
Lastpage :
144
Abstract :
High-speed elementary function generation is crucial to the performance of many DSP applications. This paper presents three new architectures for generating elementary functions with IEEE single precision using second-order interpolation. These designs have been developed through a combination of architectural innovations and algorithm developments. They represent a range of trade-off between the use of memory modules and computational circuits. Our most memory intensive architecture uses one third less memory than alternative schemes while incurring no time penalty and minimal additional circuitry
Keywords :
digital arithmetic; function generators; interpolation; signal processing; DSP applications; IEEE single precision; computational circuits; elementary function generation; high-performance architectures; memory intensive architecture; memory modules; second-order interpolation; Algorithm design and analysis; Application software; Circuits; Computer architecture; Digital signal processing; Hardware; Interpolation; Polynomials; Table lookup; Technological innovation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2001. Proceedings. 15th IEEE Symposium on
Conference_Location :
Vail, CO
ISSN :
1063-6889
Print_ISBN :
0-7695-1150-3
Type :
conf
DOI :
10.1109/ARITH.2001.930113
Filename :
930113
Link To Document :
بازگشت