Title :
A Test Method for Power Management of SoC-based Microprocessors
Author :
You, Daecheol ; Hwang, Young-Si ; Ahn, Youngho ; Chung, Ki-Seok
Author_Institution :
Dept. of Electron., Comput. & Commun. Eng., Hanyang Univ., Seoul, South Korea
Abstract :
Power management in system-on-chip (SoC) has become one of the most crucial techniques for mobile devices. Among many intellectual properties (IPs) of SoC, a microprocessor, which is one of the major power consumers in the system, is a key component in SoC power management. Controlling idle states for microprocessors, which is typically implemented by combinations of clock gating and power gating, needs a testing method at operating system level after pre-silicon verification. When a microprocessor performs power state transitions, the microprocessor´s architectural state and the contents of local cache memory are corrupted. It cannot handle service requests from other peripheral IPs as well. Therefore, it is important to ensure that the system operates correctly with its original execution state after power state transitions. This paper addresses a testing methodology for power state switching of microprocessor at system level.
Keywords :
circuit testing; clocks; microprocessor chips; mobile handsets; system-on-chip; SoC-based microprocessor; clock gating; local cache memory; operating system level; peripheral IP; peripheral intellectual property; power consumer; power gating; power management; power state switching; power state transition; system-on-chip; testing methodology; Benchmark testing; Clocks; Delay; Microprocessors; Power demand; Switches; System-on-a-chip; SoC; microprocessor; power gating; power management test; state retention;
Conference_Titel :
Microprocessor Test and Verification (MTV), 2011 12th International Workshop on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4577-2101-4
DOI :
10.1109/MTV.2011.14