Title :
Design of an asynchronous pipelined processor
Author :
Chang, Meng-Chou ; Shiau, Da-Sen
Author_Institution :
Dept. of Electron. Eng., Nat. Changhua Univ. of Educ., Changhua
Abstract :
Asynchronous circuits have the potential advantages of low power consumption, high operating speed, low electromagnetic emission, no clock skew problem, and robustness towards variations in temperature, supply voltage and fabrication process parameters. This paper introduces the design of an asynchronous pipelined processor, called AsynRISC, which is implemented by using the asynchronous hardware description language Balsa. Since asynchronous logic adopts distributed control scheme, the traditional methods for handling hazards in synchronous processors can not be directly applied to asynchronous processors. In this paper, the methods for dealing with data hazards and control hazards in AsynRISC are discussed.
Keywords :
asynchronous circuits; hardware description languages; low-power electronics; microprocessor chips; AsynRISC; asynchronous circuits; asynchronous hardware description language; asynchronous logic; asynchronous pipelined processor; fabrication process parameters; low power consumption; supply voltage; synchronous processors; Asynchronous circuits; Clocks; Energy consumption; Fabrication; Hardware design languages; Hazards; Logic; Robustness; Temperature; Voltage;
Conference_Titel :
Communications, Circuits and Systems, 2008. ICCCAS 2008. International Conference on
Conference_Location :
Fujian
Print_ISBN :
978-1-4244-2063-6
Electronic_ISBN :
978-1-4244-2064-3
DOI :
10.1109/ICCCAS.2008.4657958