DocumentCode :
3195633
Title :
A highly efficient pipeline architecture of RDO-based mode decision design for AVS HD video encoder
Author :
Zhu, Chuang ; Li, Yuan ; Jia, Hui-zhu ; Xie, Xiao-dong ; Yin, Hai-bing
Author_Institution :
National Engineering Laboratory for Video Technology, Peking university, Bei Jing, China
fYear :
2011
fDate :
11-15 July 2011
Firstpage :
1
Lastpage :
6
Abstract :
Like H.264, AVS video coding standard also uses macroblock (MB) based motion compensation (MC) and mode decision (MD). Rate distortion optimization (RDO) is the best known mode decision method, but with a high computational complexity that limits its applications. In our paper, firstly an MD algorithm based on RDO is given, which makes more mode candidates enter into RDO mode decision with little hardware resource increment. We further analyze the pipeline structure in detail, and implement a block-level 5-stage hardware pipeline. It can support the real time RDO mode decision processing of 1080P@30fps, and the coding efficiency is about 0.5db higher than the traditional SAD method. Our design is described in high-level Verilog/VHDL hardware description language and implemented under SMIC 0.18-µm CMOS technology with 215K logic gates and 80 KB SRAMs.
Keywords :
AVS; RDO; mode decision; pipeline;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo (ICME), 2011 IEEE International Conference on
Conference_Location :
Barcelona, Spain
ISSN :
1945-7871
Print_ISBN :
978-1-61284-348-3
Electronic_ISBN :
1945-7871
Type :
conf
DOI :
10.1109/ICME.2011.6011975
Filename :
6011975
Link To Document :
بازگشت