DocumentCode :
3196097
Title :
Chip-package-board co-design for complex system-on-chip (SoC)
Author :
Patil, Mahendrasing ; Brahme, Amit ; Shust, Michael ; Coates, Keven ; Thatte, Shubhada ; Soman, Sreekanth ; Kumar, Kamal
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
2010
fDate :
25-27 Oct. 2010
Firstpage :
273
Lastpage :
276
Abstract :
Device scaling has allowed us to pack more functionality in a smaller die area. The ever increasing number of interfaces and the complexity of advanced SoCs force custom package design for almost every device rather than using a standard of the shelf package. The time-to-market window is shrinking with rapidly growing demand in the consumer market. To meet package performance with reduced package size and cost constraints, early evaluation of package and board routing is required. Floorplan of today´s complex SoCs´ is driven not only by the package but also board and overall system design. Chip-Package-Board co-design is obligatory to meet performance and schedule requirements as well as to reduce the system cost. This paper talks about the co-design challenges on a 40nm complex SoC implementation.
Keywords :
chip scale packaging; system-on-chip; time to market; chip-package-board co-design; complex system-on-chip; device scaling; shelf package; time-to-market window; Arrays; Guidelines; IP networks; Routing; Schedules; Silicon; System-on-a-chip; BGA; Bump placement; Floorplan; IR drop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2010 IEEE 19th Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-6865-2
Electronic_ISBN :
978-1-4244-6866-9
Type :
conf
DOI :
10.1109/EPEPS.2010.5642795
Filename :
5642795
Link To Document :
بازگشت