DocumentCode :
3196480
Title :
Packaging challenges associated with warpage of ultra-thin chips
Author :
Hassan, Mahadi-Ul ; Angelopoulos, Evangelos A. ; Rempp, Horst ; Endler, Stefan ; Burghartz, Joachim N.
Author_Institution :
Inst. fur Mikroelektron. Stuttgart (IMS CHIPS), Stuttgart, Germany
fYear :
2010
fDate :
13-16 Sept. 2010
Firstpage :
1
Lastpage :
5
Abstract :
Ultra-thin chip warpage is believed to have significant impact on electrical behavior of devices and circuits when the chips are glue attached to a flexible substrate. In this paper, we have investigated this packaging related issue by comparing ultra-thin silicon chips of similar thickness (~20 μm) obtained from two fundamentally different fabrication technologies. We show that in spite of considerable structural and process-related differences, both type of chips exhibit the same degree of warpage. The electrical device characteristics on both chip type are almost identical. We also show that the degree and shape of warpage depends primarily on the chip layout and surface topology.
Keywords :
flexible electronics; integrated circuit layout; integrated circuit packaging; network topology; chip layout; electrical behavior; electrical device characteristics; fabrication technology; flexible substrate; packaging; surface topology; ultra-thin chip warpage; ultra-thin silicon chip; Semiconductor device measurement; Shape; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System-Integration Technology Conference (ESTC), 2010 3rd
Conference_Location :
Berlin
Print_ISBN :
978-1-4244-8553-6
Electronic_ISBN :
978-1-4244-8554-3
Type :
conf
DOI :
10.1109/ESTC.2010.5642819
Filename :
5642819
Link To Document :
بازگشت