Title :
An efficient 2n RNS scaler and its VLSI implementation
Author :
Ma, Shang ; Hu, Jianhao ; Zhang, Lin ; Ling, Xiang
Author_Institution :
Nat. Key Lab. of Commun., Univ. of Electron. Sci. & Technol. of China (UESTC), Chengdu
Abstract :
Scaling in Residue Number System (RNS) plays an important role in the application of RNS for Digital Signal Processing (DSP) systems. However, the scaling in RNS has been still regarded as a complex and time-consuming procedure. In this paper, we propose an efficient 2n scaling algorithm for RNS along with two relative propositions and their certifications based on Division Remainder Zero Theorem (DRZT). The 2n scaling is performed in only one step with the n LSBs of RNS integers. The VLSI implementation results show that the proposed scaler can obtain high performances in area, delay, and power consumption.
Keywords :
VLSI; residue number systems; VLSI; division remainder zero theorem; residue number system; Cathode ray tubes; Certification; Delay; Digital signal processing; Dynamic range; Energy consumption; Laboratories; Real time systems; Signal processing algorithms; Very large scale integration;
Conference_Titel :
Communications, Circuits and Systems, 2008. ICCCAS 2008. International Conference on
Conference_Location :
Fujian
Print_ISBN :
978-1-4244-2063-6
Electronic_ISBN :
978-1-4244-2064-3
DOI :
10.1109/ICCCAS.2008.4658021