Title :
A high effective algorithm of 32-bit multiply and MAC instructions´ VLSI implementation with 32×8 multiplier-accumulator in DSP applications
Author :
Ze Tian ; Dun-shan, Yu ; Yu-lin, Qiu
Author_Institution :
Microelectron. R&D Center, Acad. Sinica, Beijing, China
Abstract :
Multiply and multiply-accumulate (MAC) instructions (see ARM DDI0l00E, ARM Architecture Reference Manual) are fundamental instructions in DSP applications. In an embedded digital signal processing (DSP) core and high-performance enhanced DSP instruction processor core, the implementation of high-performance multiply and MAC instructions is very important. An algorithm of 32×32 multiply and MAC instructions´ VLSI implementation with 32×8 multiplier-accumulator in DSP applications is presented. The 32×32 multiplication is achieved by 4 times 32×8 multiplication. The result of one 32×8 multiplication serves as a partial product of the next 32×8 operation; when the result of four such multiplications is accumulated, we get the result of 32×32. The 32×8 multiplication is only implemented by the hardware Booth multiplier. The algorithm of multiply and MAC instructions´ implementation is the better trade-off between serial multiplier and parallel multiplier.
Keywords :
VLSI; digital arithmetic; embedded systems; logic design; multiplying circuits; signal processing; Booth multiplier; VLSI; embedded DSP; embedded digital signal processing; multiply instructions; multiply-accumulate instructions; parallel multiplier; processor core; serial multiplier; Clocks; Digital signal processing; Embedded system; Hardware; Microelectronics; Research and development; Signal processing algorithms; Silicon; Speech processing; Very large scale integration;
Conference_Titel :
Signal Processing, 2002 6th International Conference on
Print_ISBN :
0-7803-7488-6
DOI :
10.1109/ICOSP.2002.1180969