Title :
SHBS: A heuristic for fast inter mode decision of H.264/AVC standard targeting VLSI design
Author :
Corrêa, Guilherme ; Palomino, Daniel ; Diniz, Cláudio ; Agostini, Luciano ; Bampi, Sergio
Author_Institution :
Inf. Inst. (INF), Fed. Univ. of Rio Grande do Sul, Porto Alegre, Brazil
Abstract :
In the Rate-Distortion Optimization technique for H.264/AVC, the process of choosing the best mode is performed through exhaustive executions of the whole encoding process, which increases significantly the encoder complexity, sometimes even forbidding its use in real time video coding applications. In order to reduce the number of calculations necessary to determine the best inter-frame mode, this work proposes the SHBS (Stationarity, Heterogeneity and Border Strength) heuristic. The use of SHBS causes a reduction of 168 times in the encoding iterations, with a better PSNR, at the cost of a relatively small bit-rate increase. The SHBS heuristic was designed in hardware targeting FPGAs and this architecture achieved an operation frequency of 118 MHz, being able to process up to 438 HD 1080p frames per second.
Keywords :
VLSI; data compression; field programmable gate arrays; heuristic programming; integrated circuit design; optimisation; rate distortion theory; video coding; FPGA; H.264/AVC standard; SHBS heuristic; VLSI design; encoder complexity; encoding process; fast inter mode decision; frequency 118 MHz; rate-distortion optimization technique; real time video coding; stationarity heterogeneity and border strength heuristic; Agricultural machinery; Encoding; Helium; Indexes; PSNR; H.264/AVC; inter prediction; mode decision; rate-distortion optimization; video coding;
Conference_Titel :
Multimedia and Expo (ICME), 2011 IEEE International Conference on
Conference_Location :
Barcelona
Print_ISBN :
978-1-61284-348-3
Electronic_ISBN :
1945-7871
DOI :
10.1109/ICME.2011.6012097