DocumentCode :
3198557
Title :
Validating cascading of crossbar circuits with an integrated device-circuit exploration
Author :
Narayanan, Pritish ; Moritz, Csaba Andras ; Park, Kyoung Won ; Chi On Chui
Author_Institution :
Univ. of Massachusetts Amherst, Amherst, MA, USA
fYear :
2009
fDate :
30-31 July 2009
Firstpage :
37
Lastpage :
42
Abstract :
We present an integrated approach that combines 3D modeling of nanodevice electrostatics and operations with extensive circuit level validation and evaluation. We simulate crossed nanowire field-effect transistor (xnwFET) structures, extract electrical characteristics, and create behavioral models for circuit level validations. Our experiments show that functional cascaded dynamic circuits can be achieved by optimal selection of device level parameters such as VTH. Furthermore, VTH tuning is achieved through substrate biasing and source and drain junction underlap, which does not pose difficult manufacturability and customization challenges. Circuit level simulations of up to forty cascaded stages show correct propagation of data and adequate noise margins.
Keywords :
circuit simulation; nanowires; 3D modeling; circuit level simulation; crossbar circuit; crossed nanowire field-effect transistor; extensive circuit level validation; integrated device-circuit exploration; nanodevice electrostatics; optimal selection; Application software; Automatic control; Automation; Circuits; Computer aided instruction; Computer science; Computer science education; Educational technology; Instruments; Military computing; Device Characterization; Dynamic Circuits; Field Effect Transistors; NASICs; Semiconductor Nanowires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures, 2009. NANOARCH '09. IEEE/ACM International Symposium on
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-4957-6
Electronic_ISBN :
978-1-4244-4958-3
Type :
conf
DOI :
10.1109/NANOARCH.2009.5226357
Filename :
5226357
Link To Document :
بازگشت