Title :
Computing with nanoscale memory: Model and architecture
Author :
Paul, Somnath ; Bhunia, Swarup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH, USA
Abstract :
Emerging nanoscale devices hold tremendous potential in terms of integration density, low power operation and switching speed. Unlike CMOS devices, however, majority of these devices are not suitable for implementing cascaded, irregular logic structure. On the other hand, dense and periodic structures of most emerging nanodevices as well as their bi-stable nature make them amenable to large high-density memory array design. Moreover, self-assembly of many nanostructures is efficient for a bottom-up system design flow. Hence, reconfigurable computing paradigms that use memory as underlying computing element, appear promising for these devices. In this paper, first we study nanoscale FPGA, which extends conventional spatial CMOS FPGA architecture using nanoscale memory and interconnect. Next, we focus on a time-multiplexed memory based computing paradigm that employs two-dimensional memory for improved performance, integration density and resource usage.
Keywords :
CMOS integrated circuits; field programmable gate arrays; memory architecture; nanotechnology; CMOS FPGA architecture; CMOS devices; high-density memory array design; irregular logic structure; nanoscale FPGA; nanoscale memory; time-multiplexed memory based computing paradigm; CMOS logic circuits; Computer architecture; Field programmable gate arrays; Logic devices; Memory architecture; Nanoscale devices; Periodic structures; Reconfigurable logic; Self-assembly; Semiconductor device modeling;
Conference_Titel :
Nanoscale Architectures, 2009. NANOARCH '09. IEEE/ACM International Symposium on
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-4957-6
Electronic_ISBN :
978-1-4244-4958-3
DOI :
10.1109/NANOARCH.2009.5226362