Title :
Equivalent circuit for parasitic coupling between plated through holes within PCB structures
Author :
Cornock, Leigh ; Dilworth, I.J.
Author_Institution :
Sch. of Comput. Sci. & Electron. Eng., Univ. of Essex, Colchester, UK
Abstract :
In this paper we present an equivalent circuit for simulating parasitic coupling between adjacent plated through holes, known as vias, within multilayer printed circuit boards (PCB´s) and similar structures. This paper uses full wave 3D electromagnetic models and measurement results as part of the development of the equivalent circuit. We also demonstrate how the modelling and perhaps the equivalent circuit presented can be scaled to fit virtually any via geometries including through silicon vias (TSVs) used in 3D IC packaging.
Keywords :
equivalent circuits; interconnections; multilayers; printed circuits; 3D IC packaging; PCB structures; equivalent circuit; full wave 3D electromagnetic models; multilayer printed circuit boards; parasitic coupling; plated through holes; through silicon vias; Circuit simulation; Coupling circuits; Electromagnetic measurements; Electromagnetic modeling; Equivalent circuits; Geometry; Integrated circuit modeling; Nonhomogeneous media; Printed circuits; Solid modeling; EMC; PCB; SI; TSV; Via;
Conference_Titel :
Microwaves, Communications, Antennas and Electronics Systems, 2009. COMCAS 2009. IEEE International Conference on
Conference_Location :
Tel Aviv
Print_ISBN :
978-1-4244-3985-0
DOI :
10.1109/COMCAS.2009.5386014