DocumentCode :
3202460
Title :
FPGA implementation of space-time encoders
Author :
Fadera, Geoffrey Nicolas D ; Ignacio, Lyand Richwell T ; Nastor, Mark Benson R ; Urriza, Paulo Isagani M ; Marciano, Joel Joseph S, Jr.
Author_Institution :
Digital Signal Process. Lab., Univ. of the Philippines, Quezon
fYear :
2007
fDate :
25-28 Nov. 2007
Firstpage :
368
Lastpage :
371
Abstract :
This paper describes the concept, architecture, development and demonstration of a 4-transmitter, real-time space-time encoder for multiple-input and multiple-output (MIMO) wireless systems. It is implemented on an FPGA chip in the Altera Stratix EP1S25 DSP Development Kit using VHDL. The system can be configured to use either space-time block coding (STBC) or space-time trellis coding (STTC). It also allows for the use of OFDM to provide frequency diversity and can be reconfigured to use different space-time coding schemes and different modulation schemes including QPSK, 16QAM, and 8PSK. The performance of the different configurations are measured and compared in terms of FPGA utilizations and maximum achievable bit-rate.
Keywords :
MIMO communication; block codes; field programmable gate arrays; hardware description languages; space-time codes; trellis codes; FPGA; VHDL; multiple-input and multiple-output wireless systems; space-time block coding; space-time encoders; space-time trellis coding; Block codes; Digital signal processing chips; Field programmable gate arrays; Frequency diversity; Intelligent systems; MIMO; Modulation coding; OFDM; Quadrature phase shift keying; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent and Advanced Systems, 2007. ICIAS 2007. International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-1355-3
Electronic_ISBN :
978-1-4244-1356-0
Type :
conf
DOI :
10.1109/ICIAS.2007.4658410
Filename :
4658410
Link To Document :
بازگشت