DocumentCode :
3202920
Title :
Some architectural and compilation issues in the design of hierarchical shared memory multiprocessors
Author :
Jayasimha, D.N. ; Martens, J.D.
Author_Institution :
Dept. of Comput. & Inf. Sci., Ohio State Univ., Columbus, OH, USA
fYear :
1992
fDate :
23-26 Mar 1992
Firstpage :
567
Lastpage :
572
Abstract :
Latency and synchronization overheads have been identified as two fundamental problems in large-scale shared memory multiprocessors. The authors discuss architectures based on hierarchical memories which exploit the notion of partial sharing of variables to significantly reduce latency and synchronization overheads. They examine a particular class of architectures, the tree-structured hierarchical memory multiprocessor architectures (THMM), by suggesting an implementation and considering the compile-time parallelization of nonnested iterative loops with constant dependence distance and unit stride. They compare speedup figures for parallelized loops on the THMM and on a conventional memory multiprocessor
Keywords :
delays; iterative methods; parallel algorithms; performance evaluation; program compilers; shared memory systems; synchronisation; compile-time parallelization; constant dependence distance; hierarchical memories; hierarchical shared memory multiprocessors; iterative loops; latency; parallelized loops; partial sharing of variables; speedup figures; synchronization overheads; tree-structured hierarchical memory multiprocessor architectures; unit stride; Computer architecture; Costs; Delay; Information science; Large-scale systems; Memory architecture; Multiprocessor interconnection networks; Parallel algorithms; Parallel processing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1992. Proceedings., Sixth International
Conference_Location :
Beverly Hills, CA
Print_ISBN :
0-8186-2672-0
Type :
conf
DOI :
10.1109/IPPS.1992.222966
Filename :
222966
Link To Document :
بازگشت