DocumentCode :
3203018
Title :
Soft error masking latch for sub-threshold voltage operation
Author :
Choi, Yongsuk ; Kim, Yong-Bin ; Lombardi, Fabrizio
Author_Institution :
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
fYear :
2012
fDate :
5-8 Aug. 2012
Firstpage :
25
Lastpage :
28
Abstract :
Due to continuous technology scaling, the nodal capacitances reduction and power supply voltage lowering result in an ever decreasing minimal charge capable of upsetting the logic state of memory circuits. CMOS circuits operating under sub-threshold voltage region are more susceptible than ever to externally induced radiation that is likely to bring about the occurrence of soft errors. Therefore, the robustness of the circuits against the soft errors is a requirement in nanoscale circuit designs. Since the previous soft error masking designs result in significant cost penalties in terms of power, area and performance when they applied to under Vth operation, the development of low-cost hardened designs for storage cells is important. In this paper, a novel radiation hardened latch is presented for high performance sub-threshold voltage operation. The critical charge is increased five times than that of the conventional latch with only 10% of area increment including 46% of power reduction. This result caused by shortening delay and reduced power loss arose from it.
Keywords :
CMOS logic circuits; flip-flops; integrated circuit design; low-power electronics; nanoelectronics; radiation hardening (electronics); CMOS circuit; circuit robustness; continuous technology scaling; cost penalty; critical charge; high performance sub-threshold voltage operation; logic state; low-cost hardened design; memory circuit; nanoscale circuit design; nodal capacitances reduction; power loss; power reduction; power supply voltage; radiation hardened latch; soft error masking design; soft error masking latch; storage cell; subthreshold voltage region; Circuit faults; Clocks; Delay; Latches; Logic gates; Radiation hardening; Transient analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
ISSN :
1548-3746
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2012.6291948
Filename :
6291948
Link To Document :
بازگشت