DocumentCode :
3203115
Title :
A Cache Hardware Design for H.264 Encoder
Author :
Shikai Zuo ; Mingjiang Wang ; Liyi Xiao
fYear :
2012
fDate :
8-10 Dec. 2012
Firstpage :
922
Lastpage :
925
Abstract :
On the oretical basis of the inter-frame motion compensation of H.264 encoder, this paper proposed a new cache which adopted the LFU(lease frequently used) replace mechanism and a new prefetching method of reference images which have been reconstructed in H.264 encoder. We first gave its top-level framework definition, and then implemented the design using Verilog HDL. Based on the RTL coding, the design is synthesized with TSMC 90nm technology library. The result of the related experiments shows that the proposed cache can effectively save 76%~86% of the data memory bandwidth by use of the temporal correlation of data. Compared with the traditional method, the new cache architecture shows much better performance on reducing the bandwidth of accessing main storage, and presents much lower power consumption, higher hit ratio and faster access speed.
Keywords :
data compression; hardware description languages; image reconstruction; video coding; H.264 encoder; RTL coding; TSMC technology library; Verilog HDL; cache hardware design; data memory bandwidth; power consumption; reference images; size 90 nm; top-level framework definition; Bandwidth; Hardware; Hardware design languages; Memory management; Motion compensation; Streaming media; Video coding; Cache; H.264; TLB; inter-frame;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation, Measurement, Computer, Communication and Control (IMCCC), 2012 Second International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4673-5034-1
Type :
conf
DOI :
10.1109/IMCCC.2012.221
Filename :
6429056
Link To Document :
بازگشت