DocumentCode :
3203360
Title :
An 11 bit SAR ADC combining a split capacitor array with a resistive ladder and a configurable noise time domain comparator
Author :
Wiessflecker, Martin ; Hofer, Günter ; Holweg, Gerald ; Pribyl, Wolfgang
Author_Institution :
Contactless & RF Exploration, Infineon Technol. Austria AG, Graz, Austria
fYear :
2012
fDate :
5-8 Aug. 2012
Firstpage :
101
Lastpage :
104
Abstract :
This paper presents a successive approximation analog to digital converter with a configurable resolution of 8 or 11 bit. The resolutions are achieved by combining an 8 bit split capacitor array with a 3 bit resistive ladder allowing for a simpler layout and good power efficiency. Configurable buffers are included and enable a wide range of operation frequencies. Sample rates between 300S/s and 80kS/s were tested where at the lower frequency a total current consumption of just 8.4nA was measured. A configurable time domain comparator is employed to adapt the noise requirement to the desired resolution. The circuit is developed in a 130nm CMOS technology and occupies an active area of 0.0664mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; capacitors; comparators (circuits); integrated circuit noise; ladder networks; time-domain analysis; CMOS technology; SAR ADC; analog to digital converter; configurable buffer; configurable noise time domain comparator; current 8.4 nA; current consumption; power efficiency; resistive ladder; size 130 nm; split capacitor array; word length 11 bit; word length 3 bit; word length 8 bit; Arrays; Biomedical measurements; Capacitors; Current measurement; Temperature measurement; Time domain analysis; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
ISSN :
1548-3746
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2012.6291967
Filename :
6291967
Link To Document :
بازگشت