DocumentCode :
3203688
Title :
Shift register based TPG for at-speed interconnect BIST
Author :
Jutman, A.
Author_Institution :
Dept. of Comput. Eng., Tallinn Tech. Univ., Estonia
Volume :
2
fYear :
2004
fDate :
16-19 May 2004
Firstpage :
751
Abstract :
This article describes a novel approach to test pattern generation for at-speed interconnect built-in self-test. The novelty consists in both the original test sequence detecting opens, shorts and delays and the original design of the test pattern generator. The main idea is based on using a circular shift register and its proper initialization. Compared to other known techniques, Current approach provides the minimal hardware cost at the shortest test application time.
Keywords :
built-in self test; integrated circuit interconnections; integrated circuit testing; shift registers; at-speed interconnect BIST; built-in self-test; circular shift register; minimal hardware cost; shift register based TPG; test pattern generation; Built-in self-test; Circuit faults; Circuit testing; Delay; Fault diagnosis; Frequency; Hardware; Integrated circuit interconnections; Logic; Shift registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2004. 24th International Conference on
Print_ISBN :
0-7803-8166-1
Type :
conf
DOI :
10.1109/ICMEL.2004.1314941
Filename :
1314941
Link To Document :
بازگشت