DocumentCode :
3204640
Title :
Jitter analysis for DS-3 to SONET interface circuit with reduced complexity
Author :
Moore, T.E. ; Brown, J.J. ; Krzymien, W.A.
Author_Institution :
Alberta Telecommun. Res. Centre, Edmonton, Alta., Canada
fYear :
1989
fDate :
1-2 June 1989
Firstpage :
435
Lastpage :
438
Abstract :
The feasibility is discussed of designing a DS-3 to 28 VT 1.5 synchronous optical network (SONET) interface circuit without using intermediate DS-2 and DS-1 desynchronizer phase-lock loops (PLLs). Elimination of intermediate PLLs results in a significant reduction in the cost and complexity of SONET interface circuits for the existing asynchronous digital multiplex hierarchy. The primary concern of implementing such an interface is the effect on accumulated DS-1 waiting time jitter. In order to analyze jitter accumulation, two multiplex models are used. Both models consist of back-to-back M13 multiplexing followed by back-to-back DS-1 to VT 1.5 mapping. The first model includes intermediate DS-2 and DS-1 desynchronizer PLLs, while the second model does not. The jitter analysis and results for both models are given. It is estimated that elimination of these PLLs can reduce the circuit complexity by 14000 gates in a DS-3 to 28 VT1.5 interface design.<>
Keywords :
optical communication equipment; optical links; 28 VT1.5 interface; DS-1 waiting time jitter; DS-3 to SONET interface circuit; back-to-back M13 multiplexing; desynchronizer PLLs; jitter accumulation; multiplex models; optical communication; reduced complexity; synchronous optical network; Bit rate; Circuits; Clocks; Communication industry; Complexity theory; Costs; Jitter; Payloads; Phase locked loops; SONET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 1989. Conference Proceeding., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC, Canada
Type :
conf
DOI :
10.1109/PACRIM.1989.48395
Filename :
48395
Link To Document :
بازگشت