DocumentCode :
3205583
Title :
A PVT-insensitive self-dithered TDC design by utilizing a ΔΣ DLL
Author :
Han, Yizhi ; Rhee, Woogeun ; Wang, Zhihua
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2012
fDate :
5-8 Aug. 2012
Firstpage :
542
Lastpage :
545
Abstract :
This paper describes a ΔΣ dithered time-to-digital converter (TDC) design for all-digital phase-locked loops (ADPLLs). Different from other ΔΣ modulated TDCs, the proposed TDC employs a ΔΣ delay-locked loop (DLL) to achieve both noise-shaped dithering and PVT-insensitive time resolution. Simulation results show that the proposed TDC significantly improves the fractional spur performance even with TDC nonlinearity considered. The TDC designed in 65nm CMOS occupies an area of <;0.06mm2 and consumes 2.2mW.
Keywords :
CMOS integrated circuits; convertors; digital phase locked loops; ΔΣ DLL; ΔΣ delay-locked loop; ΔΣ dithered time-to-digital converter design; ADPLL; CMOS; PVT-insensitive self-dithered TDC design; all-digital phase-locked loops; noise-shaped dithering; power 2.2 mW; size 65 nm; Clocks; Delay; Frequency modulation; Phase locked loops; Phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
ISSN :
1548-3746
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2012.6292077
Filename :
6292077
Link To Document :
بازگشت