Title :
Design method for an over-IO-Gb/s CMOS CML buffer circuit for delay control
Author :
Kishine, Keiji ; Inaba, Hiromi ; Ohtomo, Yusuke ; Nakamura, Makoto ; Nakamura, Mitsuo
Author_Institution :
Univ. of Shiga Prefecture, Hikone, Japan
Abstract :
A design method for an over-lOG-b/s buffer circuit for generating precise delay is proposed. A simple small-signal equivalent circuit model is introduced to investigate the delay characteristics of a current mode logic (CML) buffer circuit with load resistances. By setting the transconductance generator gm and output resistance in a MOSFET model as a function of drain current, the design equations for the delay and gain are derived. To confirm the validity of the design method, we fabricated buffer chain IC with the 65nm-MOSFET process and compared the measured and estimated delay. The errors between the measured and estimated delay are less than 15%, confirming the validity of the method.
Keywords :
CMOS logic circuits; MOSFET; buffer circuits; equivalent circuits; integrated circuit manufacture; integrated circuit modelling; logic circuits; logic design; CMOS CML buffer circuit; MOSFET model; bit rate 10 Gbit/s; current mode logic buffer circuit; delay control; generating precise delay; size 65 nm; small-signal equivalent circuit model; transconductance generator; Controllability; Current measurement; Delay; Equivalent circuits; Integrated circuit modeling; Resistance;
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2012.6292092